

# **DM9368 7-Segment Decoder/Driver/Latch** with Constant Current Source Outputs

#### **General Description**

The DM9368 is a 7-segment decoder driver incorporating input latches and constant current output circuits to drive common cathode type LED displays directly.

#### **Connection Diagram**



Order Number DM9368N See NS Package Number N16E

| Pin Name  | Description                         |
|-----------|-------------------------------------|
| A0-A3     | Address (Data) Inputs               |
| RBO       | Ripple Blanking Output (Active Low) |
| RBI       | Ripple Blanking Input (Active Low)  |
| a-g       | Segment Drivers-Outputs             |
| <u>LE</u> | Latch Enable Input (Active Low)     |

#### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range 0°C to  $+70^{\circ}$ C Storage Temperature Range  $-65^{\circ}$ C to  $+150^{\circ}$ C

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Recommended Operating Conditions**

| Symbol             | Parameter                               |      |     | Units |    |
|--------------------|-----------------------------------------|------|-----|-------|----|
|                    | Farameter                               | Min  | Nom | Max   | I  |
| V <sub>CC</sub>    | Supply Voltage                          | 4.75 | 5   | 5.25  | ٧  |
| V <sub>IH</sub>    | High Level Input Voltage                | 2    |     |       | ٧  |
| V <sub>IL</sub>    | Low Level Input Voltage                 |      |     | 0.8   | ٧  |
| I <sub>OH</sub>    | High Level Output Current               |      | -80 |       | μΑ |
| l <sub>OL</sub>    | Low Level Output Current RBO            |      |     | 3.2   | mA |
| T <sub>A</sub>     | Free Air Operating Temperature          | 0    |     | 70    | °C |
| t <sub>s</sub> (H) | Setup Time High<br>A <sub>n</sub> to LE | 30   |     |       | ns |
| t <sub>h</sub> (H) | Hold Time HIGH<br>A <sub>n</sub> to LE  | 0    |     |       | ns |
| t <sub>S</sub> (L) | Setup Time LOW<br>A <sub>n</sub> to LE  | 20   |     |       | ns |
| t <sub>h</sub> (L) | Hold Time LOW<br>A <sub>n</sub> to LE   | 0    |     |       | ns |
| t <sub>w</sub> (L) | LE Pulse Width LOW                      | 45   |     |       | ns |
| l <sub>OH</sub>    | Segment Output HIGH Current             | -16  |     | -22   | mA |
| l <sub>OL</sub>    | Segment Output LOW Current              | -250 |     | 250   | μΑ |

#### **Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                       | Min | Typ<br>(Note 1) | Max  | Units |
|-----------------|--------------------------------------|------------------------------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -12 \text{ mA}$                             |     |                 | -1.5 | V     |
| V <sub>OH</sub> | High Level<br>Output Voltage         | $V_{CC} = Min, I_{OH} = Max,$<br>$V_{IL} = Max$                  | 2.4 | 3.4             |      | V     |
| V <sub>OL</sub> | Low Level<br>Output Voltage          | $V_{CC} = Min, I_{OL} = Max,$ $V_{IH} = Min$                     |     | 0.2             | 0.4  | V     |
| II              | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                                       |     |                 | 1    | mA    |
| I <sub>IH</sub> | High Level Input Current             | $V_{CC} = Max, V_I = 2.4V$                                       |     |                 | 40   | μΑ    |
| I <sub>IL</sub> | Low Level Input Current              | $V_{CC} = Max, V_I = 0.4V$                                       |     |                 | -1.6 | mA    |
| los             | Short Circuit<br>Output Current      | V <sub>CC</sub> = Max<br>(Note 2)                                | -18 |                 | -57  | mA    |
| I <sub>CC</sub> | Supply Current                       | V <sub>CC</sub> = Max, Outputs Open,<br>Data & Latch Inputs = 0V |     |                 | 67   | mA    |

Note 1: All typicals are at  $V_{CC}=5V$ ,  $T_A=25^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time.

#### **Switching Characteristics**

V<sub>CC</sub> = 5.0V, T<sub>A</sub> = 25°C (See Section 1 for Waveforms and Load Configuations)

| Symbol                               | Parameter                                  | C <sub>L</sub> = | Units    |    |  |  |
|--------------------------------------|--------------------------------------------|------------------|----------|----|--|--|
|                                      |                                            | Min              | Max      | 1  |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>A <sub>n</sub> to a-g |                  | 50<br>75 | ns |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay  LE to a-g               |                  | 70<br>90 | ns |  |  |

#### **Functional Description**

The '68 is a 7-segment decoder driver designed to drive 7-segment common cathode LED displays. The '68 drives any common cathode LED display rated at a nominal 20 mA at 1.7V per segment without need for current limiting resistors.

This device accepts a 4-bit binary code and produces output drive to the appropriate segments of the 7-segment display. It has a hexadecimal decode format which produces numeric codes "0" thru "9" and alpha codes "A" through "F" using upper and lower case fonts.

Latches on the four data inputs are controlled by an active LOW latch enable  $\overline{LE}$ . When the  $\overline{LE}$  is LOW, the state of the outputs is determined by the input data. When the  $\overline{LE}$  goes HIGH, the last data present at the inputs is stored in the latches and the outputs remain stable. The  $\overline{LE}$  pulse width necessary to accept and store data is typically 30 ns which allows data to be strobed into the '68 at normal TTL speeds. This feature means that data can be routed directly from high speed counters and frequency dividers into the display without slowing down the system clock or providing intermediate data storage

Another feature of the '68 is that the unit loading on the data inputs is very low ( $-100~\mu$ A Max) when the latch enable is

HIGH. This allows '68s to be driven from an MOS device in multiplex mode without the need for drivers on the data lines

The '68 also has provision for automatic blanking of the leading and/or trailing edge zeros in a multidigit decimal number, resulting in an easily readable decimal display conforming to normal writing practice. In an eight digit mixed integer fraction decimal representation, using the automatic blanking capability, 0060.0300 would be displayed as 60.03. Leading edge zero suppression is obtained by connecting the Ripple Blanking Output (RBO) of a decoder to the Ripple Blanking Input (RBI) of the next lower stage device. The most significant decoder stage should have the RBI input grounded; and since suppression of the least significant integer zero in a number is not usually desired, the RBI input of this decoder stage should be left open. A similar procedure for the fractional part of a display will provide automatic suppression of trailing edge zeros. The RBO terminal of the decoder can be OR-tied with a modulating signal via an isolating buffer to achieve pulse duration intensity modulation. A suitable signal can be generated for this purpose by forming a variable frequency multivibrator with a cross coupled pair of TTL or DTL gates.

#### **Logic Symbol**



 $V_{CC} = Pin 16$ GND = PIN 8

TL/F/9796-2

### **Truth Table**

|                            |         |                  | INP              | UTS              |                  |                       |                  | OUTPUTS          |                    |                     |                    |             |                  |                  |                 |
|----------------------------|---------|------------------|------------------|------------------|------------------|-----------------------|------------------|------------------|--------------------|---------------------|--------------------|-------------|------------------|------------------|-----------------|
| BINARY<br>STATE            | ΙĒ      | RBI              | <b>A</b> 3       | A2               | <b>A</b> 1       | A0                    | а                | b                | С                  | d                   | е                  | f           | g                | RBO              | DISPLAY         |
| 0<br>0<br>1                | HLLL    | *<br>L<br>H<br>X | X<br>L<br>L      | X<br>L<br>L      | X<br>L<br>L      | X<br>L<br>L           | <b>+</b> _ H _   | L<br>H<br>H      | – S<br>L<br>H<br>H | TABI<br>L<br>H<br>L | E —<br>L<br>H<br>L | L<br>H<br>L | <b>→</b> L L L   | HHH              | STABLE<br>BLANK |
| 2<br>3<br>4<br>5           | LLL     | X<br>X<br>X      |                  | L<br>H<br>H      | H<br>L<br>L      | L<br>H<br>L           | H<br>H<br>H      | H<br>H<br>L      | L<br>H<br>H        | H<br>L<br>H         | H<br>L<br>L        | L<br>H<br>H | H<br>H<br>H      | H<br>H<br>H      | Sec. Sec.       |
| 6<br>7<br>8<br>9<br>10     |         | X<br>X<br>X<br>X | LLHHH            | H<br>L<br>L      | H<br>L<br>L      | L<br>H<br>L<br>H<br>L | H H H H          | L<br>H<br>H<br>H | H<br>H<br>H<br>H   | HLLL                | H<br>L<br>H<br>L   | H<br>H<br>H | H<br>H<br>H<br>H | H<br>H<br>H<br>H | 57599           |
| 11<br>12<br>13<br>14<br>15 | L L L L | X<br>X<br>X<br>X | H<br>H<br>H<br>H | L<br>H<br>H<br>H | H<br>L<br>H<br>H | H<br>L<br>H<br>L      | L<br>H<br>L<br>H | LLHLL            | H<br>L<br>H<br>L   | H<br>H<br>H<br>L    | H<br>H<br>H        | H<br>L<br>H | H<br>H<br>H      | H<br>H<br>H<br>H | માંભાવ્યા ભાજ   |
| Х                          | Х       | Х                | Х                | Χ                | Χ                | Х                     | L                | L                | L                  | L                   | L                  | L           | L                | L**              | BLANK           |



TL/F/9796-4

TL/F/9796-8

\*The RBI will blank the display only if a binary zero is stored in the latches.

\*\*The RBO used as an input overrides all other input conditions.

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

## **Logic Diagram**



## **Numerical Designations** TL/F/9796-5 Parallel Data Display System with Ripply Blanking Common Cathode LED Display SYSTEM CLOCK 4-BIT TTL DECADE OR BINARY COUNTER 4-BIT TTL DECADE OR BINARY COUNTER 4-BIT TTL DECADE OR BINARY COUNTER STROBE INPUT A0 A1 A2 A3 E<sub>L</sub> RB1 AO A1 A2 A3 E<sub>L</sub> RB1 AO A1 A2 A3 E<sub>L</sub> RB1 9368 9368 9368 OTHER DIGITS LEAST SIGNIFICANT DIGIT MOST SIGNIFICANT DIGIT TL/F/9796-6



Note: Digit address data must be non-overlapping. Standard TTL decoders like the 9301, 9311, 7442 or 74155 must be strobed, since the address decoding glitches could cause erroneous data to be strobed into the latches.



#### Physical Dimensions inches (millimeters)



16-Lead Molded Dual-In-Line Package (N) Order Number DM9368N NS Package Number N16E

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tei: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408